#### **IEEE SW Test Workshop** Semiconductor Wafer Test Workshop







Jan Martens NXP Semiconductors Germany Simon Allgaier Feinmetall GmbH Jerry Broz, Ph.D. International Test Solutions

Investigating Copper Metallurgy Effects for Sort Process and Cleaning Performance Metrics June 7-10, 2009 San Diego, CA USA

#### Content

- Motivation
- Joint Venture Overview
  - FM: ViProbe<sup>®</sup>
  - ITS: Lab Capabilities
  - NXP: Engineering Environment
- Contact Resistance and Fritting Theory
- Experimental Data
- Production Data
- Results & Future Work



#### **Motivation** Joint Venture Overview

FM: ViProbe® ITS: Lab Capabilities NXP: Engineering Environment Contact Resistance and Fritting Theory Experimental Data Production Data Results & Future Work



#### Motivation

- "Public" knowledge of bare copper probing is limited and industry "rumors" suggest difficult process control.
- Sort floors are often resource limited for performing fundamental characterization studies.
- Testing with "full-build" probe cards is expensive and often not feasible, particularly with large array probe cards.
- Assessing combinations of key performance parameters performed quickly under known and controlled conditions.



# MotivationJoint October Octo



#### Feinmetall ViProbe<sup>®</sup> Contacting on Copper

- Contacting on bare copper is becoming more important for the semiconductor industry.
- Feinmetall is faced with different costumers and different types copper based technologies.
- Aluminium vs. copper seems to be two different worlds for wafer test.



#### Feinmetall ViProbe<sup>®</sup> Trivar<sup>®</sup> HC

- SWTW2008 Tests on aluminium with 3 mil beams
  - 800 mA maximum current.
- SWTW2009 Tests on copper with 2 mil beams
  - 300 mA current
  - minimum beam pitch: 75 µm
- To decrease the pitch and make the next technology step Feinmetall has introduced a new fine pitch beam:
  - 1.6 mil diameter
  - 200 mA max. current
  - 59 µm minimum needle pitch



#### ViProbe<sup>®</sup> Testvehicle

Smallest ViProbe<sup>®</sup> test head ever designed and built

- 1.6 mil, 2 mil, 2.5 mil and 3 mil ViProbe<sup>®</sup> compatibility





June 7 to 10, 2009

# **Controlled Test Conditions**

Bench-top instrument for material characterization and probe performance testing.



#### Testing System Details

- Variable z-speed and z-acceleration.
- Low gram load cell measurements.
- Synchronized load vs. overtravel
   vs. CRES data acquisition.
- High resolution video imaging and still image capture.
- Current forcing and measurement with Keithley 2400 source-meter.
- Micro-stepping capable to maximize number of touchdowns.
- Multi-zone cleaning functionalities.

June 7 to 10, 2009

# **Bench Top Testing**



Cleaning Zone

Electrical Test Zone ViProbe<sup>®</sup> with 50 gram load cell

#### Synchronized DAQ Load vs. overtravel vs. CRES



June 7 to 10, 2009

#### NXP Testcenter Hamburg Engineering Environment

- Engineering site for automotive and identification business, digital, and mixed signal products.
- Applications with high multisite factors and small pad pitch.
- Capability to collect contact resistance data within production like environment



#### Multi Probing Within Pads to Maximize Touchdowns



#### Pin to Pin CRES 4-wire Measurement



June 7 to 10, 2009

Martens, Allgaier, Broz

IEEE SW Test Workshop

#### Motivation Joint Venture Overview

FM: ViProbe<sup>®</sup> ITS: Lab Capabilities NXP: Engineering Environment

#### Contact Resistance and Fritting Theory Experimental Data Production Data Results & Future Work



# **Contact Resistance (CRES)**

- CRES is considered the most <u>CRITICAL</u> parameters in wafer sort ullet
- CRES Fundamentals ... ullet
  - CRES occurs between two bodies in contact
  - Creates losses in electrical and thermal systems



Localized joule heating



June 7 to 10, 2009

# **Contact Resistance (CRES)**

- Contact Resistance is a combination two main parameters
  - Localized physical mechanisms ... metallic contact
  - Non-conductive contribution ... film resistance
- Model for CRES has two main factors

MH-hAhes Cofter material

 $(
ho_{probe}+
ho_{pad})$ 

CONTACTP applied force normalized by true con

Unstable CRES is dominated by the film contribution terms
 due to the accumulation of non-conductive materials

Martens, Allgaier, Broz

FILM

film

# **Key Factors that affect CRES**

- Presence of contamination eventually dominates the magnitude and stability of the CRES.
- Probe shape and needle contact mechanics play an important role
  - Displacing the contaminants from the true contact area
  - Surface characteristics affect the "a-Spot" density
    - R. Martens, et. al, IEEE SW Test Workshop (2004)
    - C. Manion, et. al, *IEEE SW Test Workshop (2000)*
- Pad hardness contributes to pad penetration and acummulation
  - − Softer Pads → Better oxide break through but more debris
  - − Harder Pads → Less debris but worse oxide break through
    - Ehrler, et. al, IEEE SW Test Workshop (2007)
- Amplitude and directionality of the voltage or current applied.
  - Voltage or current must be sufficient to breakdown the oxide
    - J. Martens, et. al, IEEE SW Test Workshop (2008)
    - J. Martens, , et. al, IEEE SW Test Workshop (2006)



- The vertical Probe tip touches the contact pad.
- Depending on the contact pressure the oxide film is broken partly and electrical bridges arise.
- The number and size of the bridges is equivalent to the C<sub>RES</sub> quality





Martens, Allgaier, Broz

IEEE SW Test Workshop

• What happens, if bridges are only few and small?





June 7 to 10, 2009

Martens, Allgaier, Broz

IEEE SW Test Workshop

- Current must flow through small bridge.
- Bridge and neighborhood are heated up
- Contact Pad material migrates to the bridge.



High current flow situation: Black  $\rightarrow$  Lines of current flow. White  $\rightarrow$  Lines of equipotential surface.



June 7 to 10, 2009

- Bridge is widened  $\rightarrow C_{RES}$  decreased
- Contact pad material migrated to the bridge and tip surface





# Fritting – What's that?

- Fritting is a kind of electrical breakdown at the contact surface between the probe tip and the contact pad of the IC.
- It improves the electrical contact by building or stabilizing bridges through the oxide film, if the film was not mechanically broken completely.
- After Fritting the probe tip is welded with the contact pad. After removing the contact residuals of the welding remain at the probe tip and will oxidize.

**Probe Tip** 

**Contact Pad** 

June 7 to 10, 2009

Martens, Allgaier, Broz

**IEEE SW Test Workshop** 

#### **Motivation Joint Venture Overview** FM: ViProbe<sup>®</sup> **ITS: Lab Capabilities NXP: Engineering Environment Contact Resistance and Fritting Theory Experimental Data Production Data Results & Future Work**



# **Description DOE 1**

#### CRES vs. Overtravel (OT) characteristic on several pad materials

- Rhodium plate (reference)
- Blanket aluminum wafer ('08 data)
- Blanket galvanic copper wafer (10µm)
- NXP internally processed product

- → Rh plate
- → Al Wafer
- → Cu Wafer
- → NXP source A
- Current @ 1mA pin to pin
- 6TDs each material up to 75µm OT
- Measuring CRES and Probe force



# **Probe Force Result DOE1**



June 7 to 10, 2009

Martens, Allgaier, Broz

IEEE SW Test Workshop

#### **CRES Results DOE1**



SWTW FFFF

June 7 to 10, 2009

Martens, Allgaier, Broz

IEEE SW Test Workshop

# **Description DOE 2**

#### CRES vs. Overtravel (OT) characteristic on several pad materials

- Rhodium plate (reference)
- Blanket aluminum wafer ('08 data)
- Blanket galvanic copper wafer (10µm)
- NXP internally processed products

- $\rightarrow$  Rh plate
- → Al Wafer
- → Cu Wafer
  - → NXP source A and B

- Current from 1mA to 300mA
- 6TDs each material up to 75µm OT
- Data taken from 20µm OT (forcing fritting by "bad" mechanical scrub through oxide)



#### **CRES Results DOE2**



SWIW FHF

June 7 to 10, 2009

Martens, Allgaier, Broz

IEEE SW Test Workshop

#### **CRES Results DOE2**





June 7 to 10, 2009

Martens, Allgaier, Broz

IEEE SW Test Workshop

# **Description DOE 3**

- Long term test (LTT) with up to 20k TDs
  - Blanket aluminium wafer ('08 data)
  - Blanket galvanic copper wafer (10µm)
  - NXP internally processed products
- Al Wafer
  - → Cu Wafer
  - → NXP source A and B
- Pin to Pin Current 150mA on Cu
- OT at 20µm (forcing fritting by bad mechanical scrub through oxide)
- Different cleaning settings
  - No cleaning to establish baseline CRES trending
  - "Frequent" cleaning
    - Cleaning interval 128 TDs with 32 cleaning TDs at 75µm OT
    - ITS Probe Polish<sup>®</sup> 70
  - Infrequent cleaning
    - Cleaning interval 1k TDs with 128 cleaning TDs at 75µm OT
    - ITS Probe Polish<sup>®</sup> 70

#### Cu Wafer LTT without cleaning



#### Al Wafer LTT without cleaning ('08)



#### NXP Source B LTT without cleaning



#### **NXP Source B LTT with frequent cleaning**



#### **NXP Source A LTT without cleaning**



#### **NXP Source A LTT with infrequent cleaning**



# SEM pictures after 20k LTT without any cleaning



36

**IEEE SW Test Workshop** 

June 7 to 10, 2009

#### **Motivation Joint Venture Overview** FM: ViProbe<sup>®</sup> **ITS: Lab Capabilities NXP: Engineering Environment Contact Resistance and Fritting Theory Experimental Data Production Data Results & Future Work**



#### **Production CRES Measurement**

- Evaluation of NXP Source A and aluminium reference.
- Probecard with 16 Kelvin contacts (3mil beams).
- Rebuild for pin to pin and 4-wire CRES measurement
- 3.5k test runs to identify contact performance.
- Fritting study with 300mA current between CRES measurements of 3mA.
- No cleaning to differentiate the CRES performance.





June 7 to 10, 2009

#### **Production CRES Comparison**





June 7 to 10, 2009

#### **Production CRES Comparison**





June 7 to 10, 2009

Martens, Allgaier, Broz

IEEE SW Test Workshop

#### Motivation Joint Venture Overview

FM: ViProbe® ITS: Lab Capabilities NXP: Engineering Environment Contact Resistance and Fritting Theory Experimental Data Production Data Results & Future Work



# **Results / Discussion**

- Several copper source analysed and fritting was observed on all sources detected.
- NXP sources perform better than reference blanket copper wafer.
- Thinner oxides on copper compared to aluminum reduce the effect of Fritting because of better oxide penetration.
- Copper debris on contact surfaces are barely detectable by optical inspection.



# **Results / Discussion**

- FM ViProbe<sup>®</sup> with 2 mil beams show consistent probe force and CRES performance.
- Production and lab data fit consistently for proof of this analysis strategy.
- NXP copper sources qualified and ranked and cost effective cleaning recipes optimized.



#### Future Work (many interesting studies !)

- Copper at different temperatures (high <u>AND</u> low).
- FM ViProbe<sup>®</sup> 1.6 mil beam performance.
- Extended long long term tests (> 20K TDs).
- Analyse background of copper performance differences.
- Investigating the effects and repercussions of the fritting mechanisms
  - Temperature
  - Frequency
  - Fab materials



#### Acknowledgements

- Feinmetall Engineering Development and Design Teams
- ITS Applications Engineering Team
   Andrea Haag (Engineering Technician)



#### Men At Work





June 7 to 10, 2009

Martens, Allgaier, Broz

IEEE SW Test Workshop

46

#### **IEEE SW Test Workshop** Semiconductor Wafer Test Workshop

# Thank you! Questions?

